

# Threshold Logic Gate Family and Implementation of a BCD to7-segment Display

Anup Kumar Biswas

Assistant Professor Department of Computer Science and Engineering Kalyani Govt. Engineering College, Kalyani, Nadia-741235, West Bengal, India

| Submitted: 05-07-2021 | Revised: 17-07-2021 | Accepted: 20-07-2021 |
|-----------------------|---------------------|----------------------|

#### ABSTRACT

Single Electron tunneling devices (SEDs) and Threshold Logic Gates (TLGs)both have the capabilities of controlling the transport of an electron through a tunnel junction at a particular time. A single electron bearing the charge is adequate to store an information in a SED. The processing delay of Threshold Logic Gates is very low and speed of the processing of TLG based devices will be close to speed of an electron. For implementing logic gates andBCD to 7-segment converter, TLG would be a best candidate to fulfill the necessities. When an Ultra-low noise is thought of, TLG based circuits can the best selection for implementing the desired tunneling circuits. Different TLGs like 2-input AND, 2-input OR, 3-input AND/NAND, 3-input OR/NOR, XOR/XNOR, have been implemented with the help of the concept of linear threshold logic gate. Truth tables or simulated results for them are provided in parallel in due places.

**Key words**: Tunnel-circuit, Coulomb-blockade, linear threshold gates, processing time

#### I. INTRODUCTION

Single Electron tunneling based device is one of such an equipment by which all Boolean logic gates and more complex circuits can be implemented. Tunneling events happen when a single electron can pass through the tunnel junction under the action of bias voltage and multiple input voltages connected to the islands via small capacitors. For implementing a BCD to 7-segment converter, TLG would be a suitable candidate.

# II. A TUNNEL JUNCTION WITH A TRUE CAPACITOR

The Tunnel Junction-Capacitorset, depicted in Fig.1, is made up of a tunnel junction capacitor  $C_j$  and a true capacitor  $C_c$  in series. An island represented by a small circle lies between the

tunnel junction and the true capacitor. We refer to an island as a circuit node bearing k additional electrons. Only electrons can be removed from or added to the island when tunnel events happen through the tunnel junction. If k = 0, i.e., there is no charge on the island, which indicates in reality that the island has as many protons as it contains electrons, i.e., it is in electrical equilibrium. A negative value of k implies that, k electrons are removed from the island. Since the electron contains a negative charge  $q_e = -1.602 \times 10^{-19}$ C, then k < 0 implies that a positive charge is present on the island. Similarly when k > 0, it implies that electrons are added to the island, i.e., a negative charge is present on the island.

We can express the critical voltage  $V_c$  for the tunnel junction[8,9]:

We have accepted the sign convention displayed by Fig.1, then the voltage  $V_j$  across the tunnel junction is:

$$V_j = \frac{C_c V_{in}}{C_c + C_j} + \frac{ke}{C_c + C_j}$$
(1b)

In Equation (1b), the first term is for the cause of capacitive division of the input voltage  $V_{in}$  over the capacitances  $C_C$  and  $C_j$ . And the second term is the voltage resulting from k additional electron charges present on the island, divided by the total capacitance  $(C_C + C_j)$  between the island and ground.

The output voltage  $V_{out}$  of Fig.1 the can be defined as below:

$$V_{\text{out}} = \frac{C_j V_{\text{in}}}{C_C + C_j} - \frac{ke}{C_C + C_j}$$
(1c)

The circuit will remain in a stable state provided that  $|V_j| < V_C$  is satisfied, and which can be translated with the help of proper substitutions from equations (1a) and (2b) into the following relation:

$$\frac{-e-2ke}{2C_c} < V_{in} < \frac{e-2ke}{2C_c}$$
(1d)





Fig. 1 A Tunnel-junction and a capacitance



So, for any value of supply voltage  $V_{in}$ , the circuit will reach a stable state for a unique value of ksatisfying the above relation (1d). With starting from a stable state, the input voltage of the circuit  $V_{in}$  is gradually being increased or decreased, we will initially observe that a similar increase or decrease of the output voltage owing to the capacitive division in Fig.1. However, the voltage  $V_j$  acrossthejunctionwouldreachthepointin

 $\label{eq:solute} which its absolute value is larger then V_C, as a result an electron will pass through the junction towards the side having the highest voltage. At this point, for a positive input voltage V_{in}, the electron must tun nelaway from the island, giving a sudden increase of the island's voltage. Similarly, for an egative input voltage V_{in}, the electron must tunnel towards the island, giving a sudden decrease in the voltage of the island. \\$ 



Fig.2 Junction characteristics of tunnel-junction

The transfer characteristics of the circuit displayed in Fig. 2. In this figure, we refer to the sudden change in the output voltage as  $V_{jump} = \frac{e}{C_C + C_j}$  and to the voltage part of  $V_{in}$  that is capacitively divided over  $C_c$  on the complete input voltage range

corresponding to a stable state as  $V_{rise} = \frac{eC_j}{(C_C + C_j)C_C}$ . It is considered that the ratio of  $V_{jump}$ over  $V_{rise}$  is  $\frac{V_{jump}}{V_{rise}} = \frac{\frac{e}{C_C + C_j}}{\frac{eC_j}{(C_C + C_j)C_C}} = \frac{C_c}{C_j}$ , the transfer



function of this circuit is shown in Fig. 2 as a staircase when  $V_{iump} >> V_{rise}$  i.e.,  $C_c >> C_i$ .

# III. MULTIPLE INPUT THRESHOLD LOGIC GATE

Amultiple threshold logic gate [1, 2, 3, 4, 9, 10] shown in Fig. 3is made up of a tunnel junction having capacitance  $C_j$  and resistance  $R_j$ , two multiple input-signals  $V_k^p$ s and  $V_l^n$ s connected at two points 'q' and 'p'. where each input voltage  $V_k^p$  is connected to the point "q" through their corresponding capacitors  $C_k^p$ s; and each input voltage  $V_l^n$ , is connected to the point "p" through their respective capacitors  $C_l^n$ s. The supply voltage or Bias voltage  $V_b$  is connected to the point "q" through a capacitor  $C_b$  also. Junction capacitor  $C_j$  is connected to point "p" which capacitor  $C_0$ . LTGs can be implemented with the help of a function presented by the signun function of h(x) expressed by equations (2a) and (2b).

 $g(x) = sgn\{h(x)\} = \begin{cases} 0, \text{ if } h(x) < 0\\ 1, \text{ if } h(x) \ge 0 \end{cases}$   $h(x) = \sum_{k=1}^{n} (w_k \times x_k) - \theta \qquad (2b)$ where  $x_k$  being the n-Boolean inputs and  $w_k$  being their corresponding n integer weights.

The LTG compares the weighted sum of the inputs  $\sum_{k=1}^{n} (w_k \times x_k)$  with the threshold value $\theta$ . When the weighted sum-value is greater than or equal to the critical voltage or threshold value  $\theta$  then the logic output of the LTG will be high (logical "1"), otherwise it refers to a low ( logical "0").

Two basic circuit elements in a LTG being the tunnel junction capacitance  $C_j$  and the capacitance  $C_0$  areconnected in series. The input signal voltages  $V_1^p, V_2^p, V_3^p, \dots, V_k^p$ , which are weighted by their corresponding vector capacitances  $C_1^p, C_2^p, C_3^p, \dots, C_k^p$ , are added to the junction voltage,  $V_j$ . In contrast, the input signal voltages  $V_1^n, V_2^n, V_3^n, \dots, V_l^n$  weighted by their corresponding vector capacitances  $C_1^n, C_2^n, C_3^n, \dots, C_l^n$ , are being subtracted from the voltage,  $V_i$ .

The critical voltage  $V_c$  is indeed required to enable tunneling action, and which acts as the intrinsic threshold of the tunnel junction circuit. The supply or bias voltage  $V_b$  connected to tunnel junction through the capacitance,  $C_b$ , is being used to adjust the gate threshold to the desired value $\theta$ . A tunneling event happens though the tunnel junction, only when an electron passes through the junction from p to q as directed by a green arrow in Fig. 3.

The following notationswe will use for the rest our discussion.

$$C_{\Sigma}^{P} = C_{b} + \sum_{k=1}^{g} C_{k}^{P}$$
(3)

$$C_{\Sigma}^{n} = C_{0} + \sum_{l=1}^{h} C_{l}^{n}$$

$$C_{T} = C_{\Sigma}^{p} C_{j} + C_{\Sigma}^{p} C_{\Sigma}^{n} + C_{j} C_{\Sigma}^{n}$$
(5)

Whenever all voltage sources in Fig. 3 are connected to ground, the circuit can be thought of as it is made up of three capacitors namely,  $C_{\Sigma}^{P}$ ,  $C_{\Sigma}^{n}$  and  $C_{j}$ , connected in series.  $C_{T}$  istaken to be the sum of all 2-term products of these three capacitances  $C_{\Sigma}^{P}$ ,  $C_{\Sigma}^{n}$  and  $C_{j}$ .

Now we are to find outthe expression as to the critical voltage  $V_c$  of the tunnel junction. We may take the capacitances of the whole circuit as: (i) the capacitance of the tunnel junction to be  $C_j$  and(ii) the remaining part of the circuit has the equivalent capacitance to  $C_e$ , as observed from the point of view of tunnel junction, we can measure the threshold orcritical voltage [1, 2, 3, 9,10] for the tunnel junction as below.

$$V_{c} = \frac{e}{2(C_{j} + C_{e})}$$
(6)  
=  $\frac{e}{2[C_{j} + (C_{\Sigma}^{P} || C_{\Sigma}^{n})]}$   
=  $\frac{e}{2[C_{j} + (\frac{C_{\Sigma}^{P} || C_{\Sigma}^{n})}{e}]}$   
=  $\frac{e(C_{\Sigma}^{P} + C_{\Sigma}^{n})}{2[C_{j} * (C_{\Sigma}^{P} + C_{\Sigma}^{n}) + (C_{\Sigma}^{P}) * (C_{\Sigma}^{n})]}$   
=  $\frac{e(C_{\Sigma}^{P} + C_{\Sigma}^{n})}{2C_{\pi}}$ (7)

Given that the voltage of the junction is  $V_j$ , a tunneling event comes to happen through this tunnel junction if and only if the condition given below is satisfied.

 $|V_i| \ge V_c \tag{8}$ 

It is decided that if the junction voltage is less than the critical voltage i.e.  $|V_j| < V_c$ , then there will be no tunneling event through the tunnel junction. As a consequence, the tunneling circuit remains in a stable state.

We can also write for the function h(x) as [9,10]

$$C_{T}h(x) = C_{\Sigma}^{n} \sum_{k=1}^{g} C_{k}^{p} V_{k}^{p} - C_{\Sigma}^{p} \sum_{l=1}^{h} C_{l}^{n} V_{l}^{n} - 0.5 (C_{\Sigma}^{p} + C_{\Sigma}^{n} n e^{+} C_{\Sigma}^{n} n e^{+} C_{\Sigma}^{n} n e^{-} C_{\Sigma}^{p} V_{k}^{p} - C_{\Sigma}^{p} \sum_{l=1}^{h} C_{l}^{n} V_{l}^{n} - \theta^{------}(10)$$
  
and  $\theta = 0.5 (C_{\Sigma}^{p} + C_{\Sigma}^{n}) e^{-} C_{\Sigma}^{n} C_{b}^{n} V_{b} \dots \dots \dots (11)$ 

DOI: 10.35629/5252-030725922613 Impact Factor value 7.429 | ISO 9001: 2008 Certified Journal Page 2594





# **IV. BUFFER**

The buffer or inverter [2, 3, 4, 8, 9, 10] complementing its own input is depicted in Fig. 4(a) which is made up of two single electron transistors (SETs) connected in series. The two input voltages of same values are directly coupled to the islands of the SET1 and SET2 [1, 2, 3, 9, 10] through two capacitors  $C_1$  and  $C_2$ having the same values. The islands of the both SETs have the sizesof 10 nm diameter of gold and their capacitances should be less than 10<sup>-17</sup> F. The output terminal  $V_0$  is connected

to the channel between SET1 and SET2 and to the ground through a capacitor  $C_L$  for the purpose of putting down charging effects.

For the buffer, the parameter values chosen are: $V_{g1}=0$ ,  $V_{g2}=0.1 \times \frac{q_e}{c}$ ,  $C_L = 9C$ ,  $t_4 = \frac{1}{10}C$ ,  $t_3 = \frac{1}{2}C$ ,  $t_2 = \frac{1}{2}C$ ,  $t_1 = \frac{1}{10}C$ ,  $C_1 = \frac{1}{2}C$ ,  $C_2 = \frac{1}{2}C$ ,  $C_{g1} = \frac{17}{4}C$  and  $C_{g2} = \frac{17}{4}C$ , R1 =R2=50K $\Omega$ . For simulation purpose, the value of C will be taken as 1aF.



Fig. 4(c) Simulation set of BufferFig.4 (d), (e) Simulation result of Buffer input and output

The operation of the buffer will be as: - the output  $V_0$  value will be high till the input voltage  $V_{in}$ is low and the  $V_0$  value will be low whenever the input voltage is high. Inobtaining this target, we must set the voltages for  $V_{g1} = 0 V$  and  $V_{g2} = 16 \text{mV}$  along with the tuning gate voltages, at present, V<sub>in</sub> both for SET1 and SET2. SET1 is in conduction mode if  $V_{in}$  is set to low and the SET2 is in Coulomb blockade [2, 3, 4, 5, 6,11]. This connects the output voltage  $V_0$  to  $V_h$  and therefore the output voltage becomes high.Coulomb blockade impedes the steady flow of current, as the high voltage (logic 1) is applied to the input terminal(s), it causes the induced charge on each of the islands of the SET1 and SET2to shift by a fraction of an electron charge and necessitates the SET1 in Coulomb blockade and the

SET2 in conducting mode. So, the output shifts from high to low (logic 0).

In this work, we have assumed the Boolean logic inputs "0" =0 Volts and logic "1"= $0.1 \times \frac{q_e}{c}$ . For simulation and other purposes, we will consider that C=1aF and Logic "1"=  $0.1 \times \frac{1.602 \times 10^{-19}}{1 \times 10^{-18}} = 0.1 \times 1.602 \times 10^{-2} = 16.02 \times 10^{-3} = 16.02 \cong 16 \text{ mV}.$ 

# V. THRESHOLD LOGIC EQUATION FOR OR GATE

Consider the threshold logic equation of OR gate is  $OR(A,B)=sgn\{w_A.A + w_B.B - \theta\}$ . To make the threshold logic OR gate, we draw the Table-4 of OR gate and compare the weights of variables  $w_A$ 



and  $w_B$  of two variables A and B respectively with the threshold value  $\theta$ .

| Table-4 |   |        |                        |          |  |  |
|---------|---|--------|------------------------|----------|--|--|
| А       | В | F(A,B) | θ                      | Eqn. no. |  |  |
| 0       | 0 | 0      | $0 < \theta$           | (1)      |  |  |
| 0       | 1 | 1      | $w_B \ge \theta$       | (2)      |  |  |
| 1       | 0 | 1      | $w_A \geq \theta$      | (3)      |  |  |
| 1       | 1 | 1      | $w_B + w_A \ge \theta$ | (4)      |  |  |

For the 4 equations in Table-4, if we assume  $w_B=1$ ,  $w_A=1$  and  $\theta=0.5$ , then all the 4 equations are satisfied. Hence the Threshold logic equation for OR

gate is given in equation (12) and its corresponding threshold logic gate is drawn in Fig. 5(a)  $OR(A, B) = sgn\{A + B - 0.5\}^{\dots}$ (12)

Fig. 5(a) Threshold logic OR gate

For implementing the OR gate we shall use the parameters  $C_1^n = C_2^n = 0.5 \text{ aF}$ ,  $C_3 = 11.7 aF$ ,  $C_{b1} = C_{b2} = 4.25 aF$ ,  $C_{g1} = C_{g2} = 0.5 aF$ ,  $C_L = 9 aF$ ,  $C_0 = 8 aF$ ,  $R_j = 10^5 \Omega$ ,  $V_s = 16 mV$  in Fig. 5(a) and accordingly after running the simulator the output we get is given in Fig. 5(b)-(e).



#### For the case of NOR

As we know that buffer inverts itself i.e., inverts its own input signal, we modify the threshold equation of OR(A,B) such that it determines NOR(A,B). So when we combine the result of OR(A,B) with a buffer or inverter, a new threshold logic buffered gate, we get, that gives us the value of

NOR (A, B) and the equation of the NOR logic gate will be

NOR (A, B) = 
$$OR(A,B)$$
  
=  $sgn\{-A - B - (-0.5)\}^{.....}$  (13)

Here the value of the threshold voltage -0.5 may be any value in the range of  $-1 > \theta \ge 0$ .

|   | Table-5 |   |                 |                 |        |  |  |  |
|---|---------|---|-----------------|-----------------|--------|--|--|--|
|   | А       | В | $\{w_A + w_B\}$ | $\theta = -0.5$ | F(A,B) |  |  |  |
| ĺ | 0       | 0 | 0               | $0 \geq -0.5$   | 1      |  |  |  |
|   | 0       | 1 | -1              | -1 < -0.5       | 0      |  |  |  |
|   | 1       | 0 | -1              | -1 < -0.5       | 0      |  |  |  |
|   | 1       | 1 | -2              | -2 < -0.5       | 0      |  |  |  |



From the Table -5 it is observed that F(A, B) satisfies all the conditions of an NOR gate, so the equation (13) we have is correct. Simulation set and simulation result are given in Fig, 6(a) and 6(b) respectively.



Fig 6(a) TLG based NOR gate

Fig, 6(b) Simulation result of NOR gate

For implementing the buffered Boolean logic NOR gate we will use the parameters logic input "0"=0V, logic "1" = 16mV,  $C_1^n = C_2^n = 0.5 \text{ aF}, C_3 = 11.7 aF, C_b = C_{b1} = C_{b2} = 4.25 aF, C_{g1} = C_{g2} = 0.5 \text{ aF}, C_L = 9 aF, C_0 = 9 aF, R_j = 10^5 \Omega, V_s = V_b = 16 \text{mVand}$  accordingly after simulation the result we have is given in Fig. 6(b).

# VI. 2-INPUT AND GATE

For making the threshold logic gate of 2input AND gate, we can draw the Table-6of an AND gate and compare the weights of variables  $w_A$  and  $w_B$ of two variables A and B respectively with the threshold  $\theta$  [1,2,3,4].

|   | Table-6 |        |                        |          |  |  |  |  |
|---|---------|--------|------------------------|----------|--|--|--|--|
| А | В       | F(A,B) | θ                      | Eqn. no. |  |  |  |  |
| 0 | 0       | 0      | 0<θ                    | (1)      |  |  |  |  |
| 0 | 1       | 0      | $w_B < \theta$         | (2)      |  |  |  |  |
| 1 | 0       | 0      | $w_A < \theta$         | (3)      |  |  |  |  |
| 1 | 1       | 1      | $w_B + w_A \ge \theta$ | (4)      |  |  |  |  |

After solving the 4 equations in 4<sup>th</sup> column of Table 6, we get one set of solution  $w_B=1$ ,  $w_A=1$  and  $\theta=2$ . So the Threshold logic equation for AND gate is given in equation (14) and its corresponding threshold logic gate is drawn in Fig. 7(a)

$$AND(A,B) = sgn\{A+B-2\}$$
(14)



Fig. 7(a) Threshold logic AND gate

For implementing the AND gate we will use the parameters  $C_1^n = C_2^n = 0.5 aF$ ,  $C_{b1} = C_{b2} = 4.25 aF$ ,  $C_{g1} = C_{g2} = 0.5 aF$ ,  $C_L = 9 aF$ ,  $C_0 = 8 aF$ ,  $R_j = 10^5 \Omega$ . The simulation set is given in Fig. 7(b) and after simulating the result we get is given in Fig. 7(c).





Fig.7 (d), (e) Simulation result of 2-input AND gate

| А | В | С | F(A,B,C)= | θ                            |
|---|---|---|-----------|------------------------------|
|   |   |   | ABC       |                              |
| 0 | 0 | 0 | 0         | θ<θ                          |
| 0 | 0 | 1 | 0         | $\theta > w_C$               |
| 0 | 1 | 0 | 0         | $\theta > w_B$               |
| 0 | 1 | 1 | 0         | $\theta > w_B + w_C$         |
| 1 | 0 | 0 | 0         | $\theta > w_A$               |
| 1 | 0 | 1 | 0         | $\theta > w_A + w_C$         |
| 1 | 1 | 0 | 0         | $\theta > w_A + w_B$         |
| 1 | 1 | 1 | 1         | $w_A + w_B + w_C \ge \theta$ |

# VII. THRESHOLD LOGIC EQUATION FOR 3-INPUT AND GATETABLE-7

As AND gate is a positive logic we shall assume that all the values of  $w_A$ ,  $w_B$ ,  $w_C$  and  $\theta$  are positive. If we take  $w_A = 1$ ,  $w_B = 1$ ,  $w_C = 1$  and  $\theta = 2.5$  (or any value in the range  $2 < \theta \le 3$ ), then all the conditional equations in the 5<sup>th</sup> column in Table-7 are satisfied. So the threshold logic equation for 3-input AND gate is

 $AND(A, B, C) = sgn\{A + B + C - 2.5\}^{\dots}$  (15)

In the same way, we can obtain a solution set for 3input NAND gate,  $w_A = -1$ ,  $w_B = -1$ ,  $w_C = -1$ and  $\theta = -2.5$ . So, the corresponding threshold logic gate will be

NAND (A,B,C)  $=sgn\{-A - B - C - (-2.5)\}^{\dots}$  (16)

Simulation set and simulation result are given in Fig. (8a) and 8(b) (in septate page).



International Journal of Advances in Engineering and Management (IJAEM) Volume 3, Issue 7 July 2021, pp: 2592-2613 www.ijaem.net ISSN: 2395-5252



Fig. 8(a) Simulation set of 3-input AND gate

#### VIII. XOR GATE

The logic function of XOR gate is defined as  $Y=A.\overline{B} + \overline{A}.B$ , where A and B are two variables. Space plot diagram of Y in 2D space is shown in Fig. 9. From this, we observe that no linear separating line that is separating the green and colorless bubbles can be drawn. So One can decide that the Boolean

Fig. 8(b) Simulation result of 3-input AND gate

logic function is not linearly separable  $\$ . Therefore we would not be able to draw a threshold logic gate that represents the equation  $Y = A.\overline{B} + \overline{A}.B$ .

Now for representing the Boolean function Y =  $A.\overline{B}$  + $\overline{A}.B$  by a threshold logic gate, first we express P = ( $A.\overline{B}$ ) with the help of threshold gate-based equation as given in equation (17).



 $P = sgn \{A + \overline{B} - 2\}$ As we know  $B + \overline{B} = 1$  or  $\overline{B} = -B + 1$ , the equation (17) can be written as equation (18).  $P = sgn \{A - B - (1)\}$ (18)

$$A \xrightarrow{1} (1) \xrightarrow{A,\overline{B}} A \xrightarrow{+1} (1) \xrightarrow{} D \xrightarrow{} A\overline{B}$$

$$B \xrightarrow{-1} B \xrightarrow{-1} B \xrightarrow{-1} B \xrightarrow{-1} D \xrightarrow{} D \xrightarrow{} D \xrightarrow{} A\overline{B}$$

Fig. 9(a) Threshold gate of P = A.BFig. 9(b) Threshold gate of  $A \cdot \overline{B}$  using 2-buffers



| Table-8  |            |             |
|----------|------------|-------------|
| Truth ta | ble of equ | uation (18) |
| A        | В          | Р           |
| 0        | 0          | 0           |
| 0        | 1          | 0           |
| 1        | 0          | 1           |
| 1        | 1          | 0           |

| Ta       | ble-9 |
|----------|-------|
| with tai |       |

Tr

|   | II util table 01 I |   |                        |  |  |  |
|---|--------------------|---|------------------------|--|--|--|
| Α | В                  | Р | θ                      |  |  |  |
| 0 | 0                  | 1 | $\theta \leq 0$        |  |  |  |
| 0 | 1                  | 1 | w₂≥θ                   |  |  |  |
| 1 | 0                  | 0 | $W_a < \theta$         |  |  |  |
| 1 | 1                  | 1 | $w_a + w_b \ge \theta$ |  |  |  |

# Truth table of equation (18) Truth table of $\overline{P}$

We can modify the threshold equation of P as we know that the buffer inverts its input signal, so it calculates  $\overline{P}=\overline{A}+B$  or  $\overline{P}=\text{sgn} \{-A+B-(-0.5)\}$  and its corresponding truth table is given in Table-9.

For implementing the threshold logic gate of  $\overline{P}$  we require the logic input "0"=0V, logic "1" = 16mV,C=1aF,  $C_1^n = C_1^p = \frac{1}{2}C$  =0.5aF,  $C_b =$ 10.24*aF*,  $C_j = 0.25aF$ ,  $C_L = 9aF$ ,  $C_0 =$ 9.5*aF*,  $R_j=10^5\Omega$ ,  $V_b = 0.95e/C =$ 15.2*mV* (*as e/C* = 160*mV*)which is close to 16mV, so  $V_b = V_s = 16mV$ .



Fig. 10 (a) Threshold logic gate of  $\overline{P}$  (b) of P

Now we are to express the Boolean expression  $Y=A.\overline{B}+\overline{A}.B$ . We assume  $P=\overline{A}.B$ , So  $Y=A.\overline{B}+\overline{A}.B =$   $P+\overline{A}.B$ .  $Y = P + \overline{A}.B$ . (18a) For finding out the threshold gate logic of equation (18a), we draw the truth Table-10 with the assistance of Table-8, and from Table-10we solve the equations to get the weight values in 5<sup>th</sup> col. of Table-10.

| Table-10 |   |   |   |                        |  |
|----------|---|---|---|------------------------|--|
| А        | В | Р | Y | θ                      |  |
| 0        | 0 | 0 | 0 | 0< <b>θ</b>            |  |
| 0        | 1 | 0 | 1 | $W_2 \ge \theta$       |  |
| 1        | 0 | 1 | 1 | $W_1 + W_3 \ge \theta$ |  |
| 1        | 1 | 0 | 0 | $W_1 + W_2 < \theta$   |  |

After solving the conditional equations in Table-12, we obtain a solution set {  $W_1$ ,  $W_2$ ,  $W_3$ ;  $\theta$  } = {-1, 1, 2; 1}.

Hence the Threshold equation for the Y or an for XOR is

$$Y = sgn \{ -A + B + 2P - (1) \}^{(19)}$$

And its corresponding Threshold logic gate is depicted in Fig. 11. For correct operation, we are to apply a buffer in series to obtain an XNOR which is also shown in Fig. 11. If we again add another buffer in series we obtain an XOR gate shown in Fig. 11 as well.





Fig. 11 XOR/ XNOR gate of two inputs

# **IX. FOR FINDING OUT THE** THRESHOLD CIRCUIT PARAMETERS OF AN XOR / XNOR GATE WE DESCRIBE THE FOLLOWING APPROACH:

 $Y = sgn \{ -A + B + 2P - (1) \}^{\dots} (19)$ Comparing equation (10),(11) and (19), we observe the following relation for the weights  $2C_{\Sigma}^{p}C_{1}^{n}=2C_{\Sigma}^{n}C_{1}^{p}=C_{\Sigma}^{n}C_{2}^{p}$ Assuming  $C_{\Sigma}^{p} = C_{\Sigma}^{n}$  then we have  $C_1^n = C_1^P = 0.5C_2^P = \frac{1}{2}C$  (assume) Assuming  $C_{\Sigma}^{P} = 10$ C,  $C_{\Sigma}^{2} = 10$ C, from eqn. (3)

 $C_{\Sigma}^{P} = C_{b} + \sum_{k=1}^{g} C_{k}^{P}$ 10C = C\_{b} + 0.5C+1C  $\Rightarrow$  C\_{b} = 8.5C From equation (4),  $C_{\Sigma}^{n} = C_{0} + \sum_{l=1}^{h} C_{l}^{n}$  $10C = C_0 + 0.5C \implies C_0 = 9.5C$ Now that we have obtained the ability of the

circuit to perform a linear threshold function, we will investigate the contributions of the charges to the output of the circuit  $V_0$ . If a charge of 1-electron is passed through the tunnel junction in the direction of the arrow (as shown in in Fig. 3, from p to q), it will have the effect of increasing the charge on node q by -e, which in turn effects on  $V_q$  by  $\delta V_q$ , ( $\delta q_{charge} = -e$ )  $=\frac{e(C_j+C_{\Sigma}^n)}{C_T}$ . This effect, due to voltage division, will be visible at the output as  $V_0(\delta q_{charge} = -e)$  $=\frac{-e(C_j)}{C_T}$ . In the same way, if a net charge of 1 electron is passed through the tunnel junction in the direction of the arrow, it will have the effect of increasing the charge on node p by +e, which in output tum effects the by  $\delta V_0(\delta p_{charge} =$  $e) = \frac{e(C_j + C_{\Sigma}^p)}{C_T}$ Concluding electron is passed through the tunnel junctionin the direction of the arrow, the effect on the output voltage  $V_0$  will be:  $\delta V_0(1e) = V_0(\delta q_{charge} = -e) + \delta V_0(\delta p_{charge} = e)$  $= \frac{-e(C_j) + e(C_j + C_{\Sigma}^p)}{C_T} = \frac{e(C_{\Sigma}^p)}{C_T}$ (20)

Taking all the parameters as chosen above, we would be able to calculate the effect of the event of the tunneling over the output voltage provided by the equation (20) as below.

Asthe tunneling event effects on the output determines the voltage level of a logic 1 and when there is no tunneling event the output determines the voltage level of a logic 0. So we accept the following signal presentations for two logic signals: logic 1=  $0.095e/C \approx 0.1e/C$  Volt and logic 0 = 0 Volt.

As the voltage logic levels representation and the weights corresponding to the input signals are assigned and they are considered to be fixed, we are interested in finding out the proper threshold value  $\theta$ .

The threshold in the circuit is thought of the critical voltage  $V_c$  of the junction. The frequency of the tunnel event is inversely proportional to the difference between the junction voltage  $V_i$  and the critical voltage  $V_c$  (*i.e.*,  $V_i \sim V_c$ ) which coincides with the value of h(x). Consequently we should accommodate for some margin in the input signals.

For compromising themargin in the input signals and maximizing the value of h(x), we can put the threshold value  $\theta$  equal to = 1. It is considered that all other parameters or terms associated with, contributing to h(x) are selected in their ratios. We should also use the same ratio for  $\theta$ . In our convenience, we take the value of  $C_{\Sigma}^n \times C_2^p = 1$  and the value of  $0.095e/C \approx 0.1e/C$  is representing the logic value 1. We represent the threshold value  $\theta$ [7, 8, 9]as per the ratio. i.e.,

 $\theta = 1 \times C_{\Sigma}^{n} \times C_{2}^{p} \times 0.1 e/C$ (22)

Substitute this value to the equation below[9].

$$\theta = 0.5 \left( C_{\Sigma}^{P} + C_{\Sigma}^{n} \right) e - C_{\Sigma}^{n} C_{b} V_{b}$$
<sup>(23)</sup>

The value of  $C_{\Sigma}^n C_2^p$  is used to represent the weight of value 1 and the value of  $0.095e/C \cong 0.1e/C$  is used to indicate an input logic value equal to 1. Substituting these values to the equation (23)

 $1 \times C_{\Sigma}^{n} C_{2}^{p} \times 0.1 e/C = 0.5 (C_{\Sigma}^{p} + C_{\Sigma}^{n})e - C_{\Sigma}^{n} C_{b} V_{b}$ (24)  $\Rightarrow$  1 × 1 × 1C × 0.1e=0.5(10C + 10C)e - 10C ×  $C_b V_b$ 



 $\Rightarrow V_b = 0.99e$ Hence  $C_b V_b = 8.5 \text{C} \times 0.99e / C = 0.84e^{-1.000}$  (25)

If we want to take a larger or lesser value of  $V_b$  the value of  $C_b$  would be inversely increased or decreased as the product of the two equal to 0.84e, i.e.  $C_b V_b = 0.84e$ . Given that  $C_b = 8.5C$  then  $V_b = 15.81$  mV

We are to add an additional capacitance  $C_g$  between the point q and ground in Fig.3 for balancing the required input voltage(s), satisfying the equation  $C_g = 8.5 \mathrm{C} - C_b$  (26)

After using the parameter's ratio for the above cases, we have verified the design of **XOR**. For the simulation purpose we have taken the values as follows:

the threshold logic gate input logic input "0"=0V, logic "1" = 16mV,C=1aF,  $C_1^n = C_1^p = 0.5C_2^p = \frac{1}{2}C$ =0.5aF,  $C_b = 8.5aF$ ,  $C_j = 0.25aF$ ,  $C_L = 9aF$ ,  $C_0 = 9.5aF$ ,  $R_j = 10^5\Omega$ ,  $V_b = 15.81mV$  which is close to 16mV, so  $V_h = V_s = 16mV$ 



Fig. 12(a) Simulation set of XOR(A,B)Fig.12(b) Simulation result of XOR(A,B)

#### X. 3-INPUT OR/NOR GATE Table-11 (3-input OR gate)

|   |   |   | (0 111   | put OK gatt)                 |      |
|---|---|---|----------|------------------------------|------|
| А | В | С | F(A,B,C) | θ                            | Eqn. |
|   |   |   | =A+B+C   |                              | no.  |
| 0 | 0 | 0 | 0        | 0<θ                          | (1)  |
| 0 | 0 | 1 | 1        | $w_C \geq \theta$            | (2)  |
| 0 | 1 | 0 | 1        | $w_B \geq \theta$            | (3)  |
| 0 | 1 | 1 | 1        | $w_B + w_C \ge \theta$       | (4)  |
| 1 | 0 | 0 | 1        | $w_A \geq \theta$            | (5)  |
| 1 | 0 | 1 | 1        | $w_A + w_C \geq \theta$      | (6)  |
| 1 | 1 | 0 | 1        | $w_A + w_B \geq \theta$      | (7)  |
| 1 | 1 | 1 | 1        | $w_A + w_B + w_C \ge \theta$ | (8)  |

For 3-input OR,F(ABC)= A+B+C is a positive input logic gate and we are inspired to assign the coefficient values of  $w_A = w_B = w_C = 1$ . For the sake of the conditional equation  $0 < \theta$  in the equation of the Table-11, we can take any value in the range  $0 < \theta \le 1$ . Taking an integer is fine, hence  $\theta=1$ . On putting the values of  $w_A = w_B = w_C = 1$  and $\theta=1$  in the 8-equations in Table-11, anybody can observe that all the equations are satisfied. Hence, one solution set is being

{  $wa, wb, w3; \theta$  } = {1, 1, 1; 1} and accordingly the threshold equation of the 3-input OR gate would be: OR (ABC) = sign {  $1.A + 1.B + 1.C - (\theta)$  }

 $= sgn\{A + B + C - (1)\}$ (27)

And the state space solution diagram has been shown in Fig.13(a). The solution points indicating blue small circles have the values equal to 1 of (A+B+C). Clear from the figure that the 3-input OR gate equation is linearly separable, therefore a linear threshold logic gate can be drawn without any hesitation, and its corresponding TLG is depicted in Fig. 13(b)





Fig. 13(a) State space diagram of (A+B+C)13(b) 3-in OR/NOR gate

To be informed that for the correct operation of a 3-input OR gate, one have to include an inverter. To do so, connect a 3-in NOR gate and an inverter in series and we will find out a threshold logic equation of that 3-in NOR gate. Consider the Table-12.

|   | Table-12(3-input NOR gate) |   |          |                               |      |  |  |  |
|---|----------------------------|---|----------|-------------------------------|------|--|--|--|
| А | В                          | С | F(A,B,C) | θ                             | Eqn. |  |  |  |
|   |                            |   |          |                               | no.  |  |  |  |
|   |                            |   | =A+B+C   |                               |      |  |  |  |
| 0 | 0                          | 0 | 1        | $0 \ge \theta$                | (1)  |  |  |  |
| 0 | 0                          | 1 | 0        | $w_{C} < \theta$              | (2)  |  |  |  |
| 0 | 1                          | 0 | 0        | $w_C < \theta$ $w_B < \theta$ | (3)  |  |  |  |
| 0 | 1                          | 1 | 0        | $w_B + w_C < \theta$          | (4)  |  |  |  |
| 1 | 0                          | 0 | 0        | $w_A < \theta$                | (5)  |  |  |  |
| 1 | 0                          | 1 | 0        | $w_A + w_C < \theta$          | (6)  |  |  |  |
| 1 | 1                          | 0 | 0        | $w_A + w_B < \theta$          | (7)  |  |  |  |
| 1 | 1                          | 1 | 0        | $w_A + w_B + w_C$             | (8)  |  |  |  |
|   |                            |   |          | $< \theta$                    |      |  |  |  |

In the Table-12 there are 8 equations. 1<sup>st</sup> equation tells us that  $\theta$  must be a non-positive number, consider  $\theta$ =-0.5. As NOR gate is negative logic, one can take the values of  $w_A = w_B = w_C = -1$  and when he/she would put the values to the 8 equations in Table-12, all the equation are satisfied. Hence one solution set is{ $w_A, w_B, w_C; \theta$ } =

 $\{-1, -1, -1; -0.5\}$ . Depending upon this solution set, the threshold logic equation is provided in equation (28) and its threshold logic gate is depicted in Fig. 13(c).

NOR (ABC) = 
$$sgn\{-1.A - 1.B - 1.C - (-0.5)\}$$
  
= $sgn\{-A - B - C - (-0.5)\}$   
(28)  
A+B+C  
(-0.5)  
 $A+B+C$ 

Fig. 13(c) 3-input NOR/OR gate

в-

When we are referring to a logic function such as OR, we will imply the logic function performed by the whole gate (i.e., threshold gate output + buffer).



Fig. 14(a) 3-in OR gate; (b), (c), (d) and (f) are simulation results

So, 3-in OR = (3 -in NOR + buffer) is to be accepted and is drawn in Fig.14(a) with its simulated waves in Fig. 14(b), (c), (d), and (e). For the purpose of implement a simulation the parameters to be taken is as: logic input



"0"=0V, logic "1" = 16mV,  $C_1^n = C_2^n = 0.5 aF$ ,  $C_b = 11.7 aF$ ,  $C_b = C_{b1} = C_{b2} = 4.25 aF$ ,  $C_{g1} = C_{g2} = 0.5 aF$ ,  $C_L = 9 aF$ ,  $C_0 = 8 aF$ ,  $R_j = 10^5 \Omega$ ,  $V_s = V_b = 16 mV$ .

# XI. ANALYSIS OF BCD TO 7-SEGMENT DISPLAY

Karnaugh maps of a BCD to 7-segment decoder is given in Fig. 15(a).



Fig. 15(a) Karnaugh Maps of BCD to 7-segments decoder

# Part-1: $a = A + C + BD + \overline{B}\overline{D}$

a=  $A+C+BD+\overline{BD}$  (29) The equation (29) is not linear separable as ( $BD+\overline{BD}$ ) is an XNOR gate equation which is not linear. For our conveniences, we assume E =  $(BD+B\overline{D})$ , as a result the equation derived, a= A+C+E which is a 3-input OR gate equation. Being combined the XNOR gate and 3-in OR gate in series, we have a threshold network representing equation (29) and it points to the Fig.15 below.



Fig.15(b) TLG of  $a = A+C+BD+\overline{B}\overline{D}$ 

Part 2:  $b=\overline{B} + \overline{C}\overline{D} + CD$  $b=\overline{B} + \overline{C}\overline{D} + CD$  (30)

The equation (30) is not linear separable as  $(\overline{C} \ \overline{D}+CD)$  is an XNOR gate equation which is not linear. For our convenient we assume  $E = (\overline{C} \ \overline{D}+CD)$ ,

as a result the equation derived,  $b = \overline{B} + E$  which is a 2-input OR gate equation. Being combined the XNOR gate and 2-in OR gate in series, we have a threshold network represented by the Fig.16 below.



Fig.16 TLG of 
$$b=\overline{B}+\overline{C}\overline{D}$$

Or

# **Part 3**: $c=B+\overline{C}+D$

 $c=B+\overline{C}+D....(31)$ 

The equation (31) is linearly separable as  $(B+\bar{C}+D)$  is a 3-in OR gate equation which is linear. Using a 3-input OR threshold logic gate we will have a threshold network representing equation (27). In our case, we have to modify the threshold logic equation as below:

From equation (31) we can write NOR (B $\overline{C}D$ ) = $sgn\{-B - \overline{C} - D - (-0.5)\}$ . As we know C + $\overline{C}$ =1 which implies  $-\overline{C}$ =C-1. So, NOR(B $\overline{C}D$ ) = $sgn\{-B - \overline{C} - D - (-0.5)\}$ =  $sgn\{-B + C - D - (0.5)\}$ .....(32)

According to the equation (35), one can draw the threshold logic gate easily and it is given in Fig. 17.





# Part 4: $d=A+\overline{B}\overline{D}+\overline{B}C+C\overline{D}+B\overline{C}D$

 $d=A+\overline{B}\overline{D}+\overline{B}C+C\overline{D}+B\overline{C}D^{-------}(33)$ 

D is not linearly separable. We can consider the equation as  $d=[\{A+(\overline{B}\overline{D}+\overline{B}C+C\overline{D})\}+B\overline{C}D]^{.....(34)}$ 

# Part 4(a)

The sum of product of three variable  $\overline{B}$ , C and  $\overline{D}$  taken two at a time  $(\overline{B}\overline{D}+\overline{B}C+C\overline{D})$  is similar to (xy+yz+zx). Now consider the truth table of (xy+yz+zx) and comparing the threshold conditions we are intended to drawing the Table-13.

|    | Table-13Truth table of (xy+yz+zx) |   |        |                     |       |  |  |  |  |
|----|-----------------------------------|---|--------|---------------------|-------|--|--|--|--|
| In | puts                              |   | output | Threshold           | Equat |  |  |  |  |
|    |                                   |   |        | Condition           | ion   |  |  |  |  |
|    |                                   |   |        |                     | No.   |  |  |  |  |
| х  | у                                 | Z | (xy+yz | θ                   |       |  |  |  |  |
|    |                                   |   | +zx)   |                     |       |  |  |  |  |
| 0  | 0                                 | 0 | 0      | $0 < \theta$        | (1)   |  |  |  |  |
| 0  | 0                                 | 1 | 0      | w3< θ               | (2)   |  |  |  |  |
| 0  | 1                                 | 0 | 0      | w2< $\theta$        | (3)   |  |  |  |  |
| 0  | 1                                 | 1 | 1      | w2+w3 $\geq \theta$ | (4)   |  |  |  |  |
| 1  | 0                                 | 0 | 0      | w1< $\theta$        | (5)   |  |  |  |  |
| 1  | 0                                 | 1 | 1      | w1+w3 $\geq \theta$ | (6)   |  |  |  |  |
| 1  | 1 1 0 1                           |   | 1      | w1+w2 $\geq \theta$ | (7)   |  |  |  |  |
| 1  | 1 1 1 1                           |   | 1      | w1+w2+w3≥           | (8)   |  |  |  |  |
|    |                                   |   |        | θ                   |       |  |  |  |  |

In the above threshold conditional equation from (1) through (8) in the Table-13, if we take  $w_1=w_2=w_3=1$  and  $\theta = 2$  then all the conditional equations are satisfied. So the threshold logic equation is  $f(xyz) = sgn\{w_1, x + w_2, y + w_3, z - (\theta = 2)\}$ 

 $f(xyz) = sgn\{x + y + z - (2)\}$ Complement of f(xyz) is  $\overline{f}(xyz) = sgn\{w_1. x + w_2. y + w_3. z - (\theta)\}$ (36)

 $(xyz) = 3gn\{w_1: x + w_2: y + w_3: z = \{0 = z\}\}$ 

|     | <b>Truth table of</b> (xy+yz+zx) |   |              |                        |                     |  |  |  |
|-----|----------------------------------|---|--------------|------------------------|---------------------|--|--|--|
| Inț | inputs output                    |   | output       | Threshold<br>Condition | Equa<br>tion<br>No. |  |  |  |
| X   | у                                | Z | xy+yz+z<br>x | θ                      |                     |  |  |  |
| 0   | 0                                | 0 | 1            | $0 \ge \theta$         | (1)                 |  |  |  |
| 0   | 0                                | 1 | 1            | w3≥ θ                  | (2)                 |  |  |  |
| 0   | 1                                | 0 | 1            | $w2 \ge \theta$        | (3)                 |  |  |  |
| 0   | 1                                | 1 | 0            | w2+w3< θ               | (4)                 |  |  |  |
| 1   | 0                                | 0 | 1            | $w1 \ge \theta$        | (5)                 |  |  |  |
| 1   | 0                                | 1 | 0            | w1+w3< θ               | (6)                 |  |  |  |
| 1   | 1                                | 0 | 0            | w1+w2< θ               | (7)                 |  |  |  |
| 1   | 1                                | 1 | 0            | w1+w2+w3<<br>θ         | (8)                 |  |  |  |

Table-16

As  $\overline{f}(xyz)$ = gate is negative logic, one can take the values of  $w_A = w_B = w_C = -1$  and  $\theta = -1.5$ , when he/she would put the values to the 8 equations in Table-16, all the equation are satisfied. Hence one solution set is { $w_A$ ,  $w_B$ ,  $w_C$ ;  $\theta$ } = {-1, -1, -1; -0.5}.  $\overline{f}(xyz) = sgn\{-1, x - 1, y - 1, z - (-1.5)\}$   $= sgn\{-x - y - z - (-1.5)\}$ (37)

Instead of variables x, y and z if we can take  $\overline{B}$ , C and  $\overline{D}$ , then the equation (37) is converted to.  $\overline{f(BCD)} = sgn\{-\overline{B} - C - D - (-1.5)\}$ 

 $= sgn\{B - 1 - C + D - 1 - (-1.5)\}$ since B+B=1] = sgn\{B - C + D - (0.5)\}(38)



Following the equation (38), we will be able to implement the threshold logic gate of X = B

 $(\overline{B}\overline{D}+\overline{B}C+C\overline{D})$  which is given in Fig. 18(a).

**Fig. 18(a)** TLG of  $X = (\overline{B}\overline{D} + \overline{B}C + C\overline{D})$ 

# Part 4(b)

In equation (34),d= $[A+(\overline{B}\overline{D}+\overline{B}C+C\overline{D})+(B\overline{C}D)]$ , we take the factor  $B\overline{C}D$  which is a 3-input AND Boolean function.

 $=sgn\{-A - B - C - (-2.5)\}$ Instead of variables A, B and C we replace them by B,  $\overline{C}$  and D, hence we get NAND(B $\overline{C}D$ )=  $sgn\{-B - \overline{C} - D - (-2.5)\}$  $=sgn\{-B + (C - 1) - D - (-2.5)\}$ 

Fig. 18(b) TLG of 
$$Y = B\overline{C}D$$

Part4(c)

As we are to find out the complement of 3-input AND gate, we can take the equation (16) NAND(ABC)= $\overline{AND(A,B,C)}=san\{-A - B - C + 2.5\}$ 

 $=sgn\{-B + C - D - (-1.5)\}$  (39) Following the equation (39), we will be able to implement the threshold logic gate of Y = BCD which is given in Fig. 18(b).

Now the equation (34) can be written as d=A+X+Y which can be visualized as a 3-input OR gate given in Fig. 13(b). With the help of the Fig. 18(a), Fig.18(b) and Fig. 13(b), we can construct the threshold logic gate of d=A+X+Y ord= $[A+(\overline{BD}+\overline{BC}+C\overline{D})+(B\overline{CD})]$  and this Figure is placed in in Fig. 19.



Fig. 19 threshold logic gate of d=A+X+Y= [A+( $\overline{B}\overline{D}+\overline{B}C+C\overline{D})+(B\overline{C}D)$ ]

# Part 5: $e=\overline{B}\overline{D}+C\overline{D}=(\overline{B}+C)\overline{D}$ ....(40)

The function  $\mathbf{e}=\mathbf{\overline{B}}\mathbf{\overline{D}}+\mathbf{C}\mathbf{\overline{D}}=(\mathbf{\overline{B}}+\mathbf{C})\mathbf{\overline{D}}$  is linearly separable when we observe from the space diagram given in Fig. 20. Truth table is given in Table-15,

# Table-15



Fig. 20 space plot diagram of  $e=\overline{B}\overline{D}+C\overline{D}$ 

|   |   | T | able-15 |                     |          |
|---|---|---|---------|---------------------|----------|
| В | С | D | BD+CD   | Threshold θ         | Eqn. no. |
| 0 | 0 | 0 | 1       | $0 \ge \theta$      | (1)      |
| 0 | 0 | 1 | 0       | w3< θ               | (2)      |
| 0 | 1 | 0 | 1       | $w2 \ge \theta$     | (3)      |
| 0 | 1 | 1 | 0       | w2+w3< θ            | (4)      |
| 1 | 0 | 0 | 0       | wl⊲9                | (5)      |
| 1 | 0 | 1 | 0       | w1+w3< θ            | (6)      |
| 1 | 1 | 0 | 1       | w1+w2 $\geq \theta$ | (7)      |
| 1 | 1 | 1 | 0       | w1+w2+w3< θ         | (8)      |



From the 1<sup>st</sup> equation in the Table-15, it is transparent to us that  $\theta$  must be negative, we assume  $\theta = -0.5$ , and w1 = -1, w2 = 1, w3 = -1. If these values are put into all the 8 equations in Table-15, all the equations are satisfied. Hence a

solution set is  $\{w_1, w_2, w_3; \theta\} = \{-1, 1, -1; -0.5\}$ , with the help of this solution set we can draw its corresponding threshold logic gate which is depicted in Fig. 21.

|   | Table-16 |   |       |                          |          |  |  |  |  |
|---|----------|---|-------|--------------------------|----------|--|--|--|--|
| в | С        | D | BD+CD | Threshold $\theta$       | Eqn. no. |  |  |  |  |
| 0 | 0        | 0 | 0     | 0< θ                     | (1)      |  |  |  |  |
| 0 | 0        | 1 | 1     | w3≥ θ                    | (2)      |  |  |  |  |
| 0 | 1        | 0 | 0     | w2< θ                    | (3)      |  |  |  |  |
| 0 | 1        | 1 | 1     | $w^{2+w^{2} \ge \theta}$ | (4)      |  |  |  |  |
| 1 | 0        | 0 | 1     | $wl \ge \theta$          | (5)      |  |  |  |  |
| 1 | 0        | 1 | 1     | $w1+w3 \ge \theta$       | (6)      |  |  |  |  |
| 1 | 1        | 0 | 0     | w1+w2< $\theta$          | (7)      |  |  |  |  |
| 1 | 1        | 1 | 1     | w1+w2+w3 $\geq \theta$   | (8)      |  |  |  |  |



Fig.21 threshold logic gate of  $e=\overline{B}\overline{D}+C\overline{D}$ 

Now we should be find out the threshold gate of complement of  $e =\overline{B}\overline{D}+C\overline{D}$ . For doing so, one should draw the truth table of  $\overline{e} = (\overline{B}\overline{D} + C\overline{D})$  and from which would determine the threshold logic equation.

After solving the 8 equations from the Table-16, we have obtained a solution set w1=1, w2=-1, w3= 1;  $\theta$ =0.5. Hence taking these values a threshold logic gate of **e**=**BD**+**CD** has been drawn in Fig. 22



Fig.22 threshold logic gate of  $e=\overline{B}\overline{D}+C\overline{D}$ 

# Part 6: $f=A+B\overline{C}+\overline{C}\overline{D}+\overline{D}B$

 $Z=B\overline{C}+\overline{C}\overline{D}+\overline{D}B=(B+\overline{D})\overline{C}+\overline{D}B....(41)$ The equation (41) is linearly separable and it is determined from the space plot diagram Shown in Fig. 23 below. So we will be able to draw the linear threshold logic gate of  $Z = B\overline{C} + \overline{C}\overline{D} + \overline{D}B = (B+\overline{D})\overline{C} + \overline{D}B$ . First we try to draw the truth table of Z and  $\overline{Z}$ .

| Table-17 |
|----------|
|----------|

| B | С | D | Z | Z | Threshold $\theta$    | Eqn. |
|---|---|---|---|---|-----------------------|------|
|   |   |   |   |   | For Z                 | no.  |
| 0 | 0 | 0 | 1 | 0 | 0< θ                  | (1)  |
| 0 | 0 | 1 | 0 | 1 | w3≥ θ                 | (2)  |
| 0 | 1 | 0 | 0 | 1 | $w2 \ge \theta$       | (3)  |
| 0 | 1 | 1 | 0 | 1 | w2+w3≥ θ              | (4)  |
| 1 | 0 | 0 | 1 | 0 | wl⊲∂                  | (5)  |
| 1 | 0 | 1 | 1 | 0 | wl+w3< θ              | (6)  |
| 1 | 1 | 0 | 1 | 0 | w1+w2< θ              | (7)  |
| 1 | 1 | 1 | 0 | 1 | $w1+w2+w3 \ge \theta$ | (8)  |





After being solved the 8 equations in the Table 17, a solution set is obtained as w1=-1, w2=1, w3= 1 and  $\theta = 0.5$ . So the threshold logic equation for the complement of Z=B $\overline{C}$ + $\overline{C}\overline{D}$ + $\overline{D}B$ , i.e,

 $\overline{Z}$ =(B $\overline{C}$ + $\overline{C}\overline{D}$ + $\overline{D}B$ )' is given in equation(42) and the corresponding threshold logic gate is shown in Fig.24.

 $Z(BCD) = sgn\{-B + C + D - 0.5\}.....(42)$ 



For drawing the threshold logic gate of  $\mathbf{f}=\mathbf{A}+\mathbf{B}\mathbf{C}+\mathbf{C}\mathbf{D}+\mathbf{D}\mathbf{B}=\mathbf{A}+\mathbf{Z}$  which is considered as an OR gate having two variables A and Z. As we know the threshold gate of an NOR gate is  $NOR(AZ) = sgn\{-A - Z + 0.5,$ 

So we can make the threshold logic gate of  $f = A + B\overline{C} + \overline{C}\overline{D} + \overline{D}B = A + Z$ , and it is drawn in Fig. 25.



Fig.25 threshold logic gate of  $\mathbf{f}=\mathbf{A}+\mathbf{B}\mathbf{\overline{C}}+\mathbf{\overline{C}}\mathbf{\overline{D}}+\mathbf{\overline{D}}\mathbf{B}$ 

## Part 7: g=A+BC+BC+CD

We divide the equation  $g =A+B\overline{C}+\overline{B}C+C\overline{D}$  into two parts (i)  $P=B\overline{C}+\overline{B}C = B\oplus C$  and (ii)  $Q=A+C\overline{D}$ . P is not linearly separable as it is an XOR Boolean logic equation that is not linearly separable. But Q is linearly separable. It is clear from space plot diagram in Fig. 26.



Fig. 26 space plot diagram Q=A+CD

Threshold logic gate for the XOR gate is already discussed in Fig. 12(a). So our consideration part is  $Q=A+C\overline{D}$ . For this, we are to make the threshold logic equation. Consider the truth table of  $Q=A+C\overline{D}$  given in Table-18.

After solving the 8 equations given in Table-18, we have obtained two sets of solutions w1 = 2, w2 = 1,

|   | Table-18 |   |   |   |                       |                      |      |  |  |
|---|----------|---|---|---|-----------------------|----------------------|------|--|--|
| Α | С        | D | Q | Q | Threshold θ           | Threshold $\theta$   | Eqn. |  |  |
|   |          |   |   |   | For $A+C\overline{D}$ | For $ar{\mathbf{Q}}$ | no.  |  |  |
|   |          |   |   |   | 0.5                   |                      |      |  |  |
| 0 | 0        | 0 | 0 | 1 | $0 < \theta$          | $0 \ge \theta$       | (1)  |  |  |
| 0 | 0        | 1 | 0 | 1 | w3< θ                 | $w3 \ge \theta$      | (2)  |  |  |
| 0 | 1        | 0 | 1 | 0 | $w2 \ge \theta$       | w2< $\theta$         | (3)  |  |  |
| 0 | 1        | 1 | 0 | 1 | w2+w3< $\theta$       | w2+w3 $\geq \theta$  | (4)  |  |  |
| 1 | 0        | 0 | 1 | 0 | $w1 \ge \theta$       | w1<θ                 | (5)  |  |  |



International Journal of Advances in Engineering and Management (IJAEM) Volume 3, Issue 7 July 2021, pp: 2592-2613 www.ijaem.net ISSN: 2395-5252

| 1 | 0 | 1 | 1 | 0 | w1+w3 $\geq \theta$ | w1+w3< <i>θ</i> | (6) |
|---|---|---|---|---|---------------------|-----------------|-----|
| 1 | 1 | 0 | 1 | 0 | w1+w2 $\geq \theta$ | w1+w2< $\theta$ | (7) |
| 1 | 1 | 1 | 1 | 0 | w1+w2+w3            | w1+w2+w3<       | (8) |
|   |   |   |   |   | $\geq \theta$       | θ               |     |

w3 = -1;  $\theta = 0.5$ } and {w1 = -2, w2 = -1, w3 = 1;  $\theta = -0.5$ } for the threshold equations of Q=A+CD and  $\overline{Q}=(A+CD)$ ' respectively.

The threshold equation for  $\mathbf{Q} = (\mathbf{A} + \mathbf{C}\mathbf{\overline{D}})$  using (complement of Q plus a buffer) is given in Fig. 27 below.



Fig. 27 threshold logic gate of  $\mathbf{Q} = (\mathbf{A} + \mathbf{C}\overline{\mathbf{D}})$ Fig.28 Threshold logic gate of  $\mathbf{g} = \mathbf{A} + \mathbf{B}\overline{\mathbf{C}} + \overline{\mathbf{B}}\mathbf{C} + \mathbf{C}\overline{\mathbf{D}}$ 

Now is our intention is to connect the two parts P and Q by using an OR gate then we will obtain  $g = P+Q=A+B\overline{C}+\overline{B}C+C\overline{D}$  and the threshold gate regarding this Boolean equation is given below in Fig. 28.

| Table                                                            | Table-19                                                                                  |             |                     |                   |                   |                   |  |  |  |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------|---------------------|-------------------|-------------------|-------------------|--|--|--|
| Part                                                             | all $C_b$                                                                                 | all $C_0$   | C <sub>A</sub> aF   | C <sub>B</sub> aF | C <sub>c</sub> aF | C <sub>D</sub> aF |  |  |  |
|                                                                  | aF                                                                                        | aF          |                     |                   |                   |                   |  |  |  |
| a                                                                | 10.24,                                                                                    | 9.5,        | $C_1^n = 0.5$       | $C_2^n = 0.5$     | $C_1^p = 0.5$     | $C_2^n = 0.5$     |  |  |  |
|                                                                  | 8.5,                                                                                      | 9.5,        |                     |                   | _                 |                   |  |  |  |
|                                                                  | 8.0                                                                                       | 8.5         |                     |                   |                   |                   |  |  |  |
| b                                                                | 10.24,                                                                                    | 9.5,9.5     |                     | $C_1^p = 0.5$     | $C_1^n = 0.5$     | $C_{2}^{p}=0.5$   |  |  |  |
|                                                                  | 8.5,                                                                                      | ,8.5        |                     | _                 |                   | -                 |  |  |  |
|                                                                  | 11.7                                                                                      |             |                     |                   |                   |                   |  |  |  |
| с                                                                | 11.7                                                                                      | 8.0         |                     | $C_1^n = 0.5$     | $C_{1}^{p}=0.5$   | $C_2^n = 0.5$     |  |  |  |
| d                                                                | 9, 9.5,                                                                                   | 9.5, 9,     | C <sub>1</sub> =0.5 | $C_1^p = 0.5$     | $C_2^n = 0.5$     | $C_{2}^{p}=0.5$   |  |  |  |
|                                                                  | 10                                                                                        | 8.5         |                     | -                 |                   | -                 |  |  |  |
| e                                                                | 9                                                                                         | 9.5         |                     |                   | $C_1^n = 0.5$     |                   |  |  |  |
| f                                                                | 9.5, 10                                                                                   | 9,9         | C <sub>1</sub> =0.5 |                   | $C_1^p = 0.5$     | $C_{2}^{p} = 0.5$ |  |  |  |
| g                                                                | 10,                                                                                       | 8, 9.5,     | $C_1^n = 0.5$       | $C_2^n = 0.5$     | $C_1^p = 0.5$     | $C_{2}^{p} = 0.5$ |  |  |  |
|                                                                  | 10.24,                                                                                    | 9.5, 9      |                     |                   | -                 | ~                 |  |  |  |
|                                                                  | 8.5,10                                                                                    |             |                     |                   |                   |                   |  |  |  |
|                                                                  |                                                                                           | f input cap |                     |                   |                   |                   |  |  |  |
| be as                                                            | be as: if input arms values are +1, -1, +2 or -2 then their                               |             |                     |                   |                   |                   |  |  |  |
| corres                                                           | corresponding will be $C_x^p=0.5aF$ , $C_x^n=0.5aF$ , $C_x^p=1.0aF$ or                    |             |                     |                   |                   |                   |  |  |  |
| $C_x^n=1.0aF$ respectively, where x =1, 2. $C_L = 9aF$ , $C_i =$ |                                                                                           |             |                     |                   |                   |                   |  |  |  |
| 0.25                                                             | $0.25 \text{aFR}_{i}=10^{5}\Omega$ , $V_{b}=V_{s}=16\text{mV}$ . Logic "0" = 0V and logic |             |                     |                   |                   |                   |  |  |  |
| "1"=                                                             | ,                                                                                         | 2           | -                   | -                 |                   | Ũ                 |  |  |  |

All the 7-segment related threshold logic gates for the segments a, b, c, d, e, f and g are drawn above.

**Now is our time** to construct the threshold logic circuit/decoder for BCD to 7-segment display. And it is depicted in Fig. 29 (in separate page).

For the simulation of the BCD to 7-segment decoder shown in Fig, 29, the parameters required are givenin Table-19 and the corresponding simulation result is given in Fig.30 (in separate page). The simulation results for BCD to 7-segment converter is drawn in Fig. 30 (in separate page) by setting the simulation set on the basis of the parameters given in Table-19.

#### XII. DISCUSSION

We have discussed regarding 2-input AND/OR logic or 3-input AND/OR/NOR gates, XOR/ XNORand 7 segments of BCD–to-7 segment display, their corresponding circuits and simulated waveforms in due places. In addition, their threshold logic gates, by analyzing the linear separable logic equations, have been drawn. Now, the perspective analysis about their speed should be discussed. For finding out the processing delay for the cited logic gates, we should involve critical voltage V<sub>c</sub> and the tunnel junction capacitanceC<sub>j</sub>. However, considering the atmospheric temperature at T = 0K, the switching/processing delay of a logic gate can be checked with the help of the approaches [8, 9] given below.



 $\begin{aligned} \text{Delay} &= -(e|\text{ln}\mathbb{P}_{error})|R_t \ / \ (|V_j| - V_c)^{\dots} \ (43) \\ \text{where } V_j \text{ is the junction voltage and } V_c \text{ is the critical} \\ \text{voltage and } R_t \text{ is he junction resistance.} \end{aligned}$ 

The switching/tunnelingmust happen whenever the critical voltageV<sub>c</sub>, of course, is less than the tunnel junction voltageV<sub>j</sub>, i.e., V<sub>c</sub> < |V<sub>j</sub>.This happens for the case of a 2-input NOR gate in Fig-6(a)when V<sub>in1</sub> is logic 1, resulting V<sub>j</sub> =11.8mV, the critical voltage of the tunnel junction voltage V<sub>c</sub> is 11.58mV. Considering that the probability of error change P<sub>error</sub> is equal to  $10^{-12}$  and tunnel resistsnceR<sub>t</sub> =  $10^5 \Omega$ . After calculatingwe obtain a gate delay equal to 0.07281|ln:P<sub>error</sub>)|ns = 1.675 ns. In this manner, we can find out the circuit delays which are placed in Table-20. Whenever an electron goes through thetunnel junction, the amount of total energy in the circuit gets changed after the tunneling events. The difference between the energy levels before and after the tunneling event is calculated with the equation (44).

$$\Delta E = E_{before tunnel} - E_{after tunne}$$
$$= -e(V_c - |V_i|)$$
(44)

This is the amount of switching/tunneling energy consumed whenever a tunnel event occurs in the tunneling circuit.



Fig.29 Threshold logic circuit of BCD to 7-segment display Fig. 30 Simulation result of BCD-to-7 Segment

We have drawn curves concerning the switching delay Vs. switching error probability in Fig. 30(a) and the switching delay Vs. the unit capacitance C shown in Fig. 30(b).





Fig. 30(a) Delay vs. Error ProbabilityFig. 30(b) Delay Vs. capacitance

We have counted the number of elementsutilized n gates or circuits, switching delays, and switching energy consumed by the corresponding LTGs (byusing the same methodology as taken for the Boolean gates). All the calculated parameters are shown in tabular form in Table-20.

| Table-20     |              |                                            |           |  |  |  |
|--------------|--------------|--------------------------------------------|-----------|--|--|--|
| Gate/Device  | elements     | Delay                                      | Switching |  |  |  |
|              |              |                                            | Energy    |  |  |  |
| inverter     | 09 elements  | 0.022 ln(P <sub>error</sub> )   ns         | 10.4 meV  |  |  |  |
| 2-input NOR  | 14 elements  | 0.072 ln(P <sub>error</sub> )  ns          | 10.7 meV  |  |  |  |
| 2-input OR   | 14 elements  | 0.062 ln(P <sub>error</sub> )  ns          | 10.8 meV  |  |  |  |
| 2-input NAND | 14 elements  | 0.080 ln(P <sub>error</sub> )  ns          | 10.7 meV  |  |  |  |
| 2-input AND  | 14 elements  | 0.062 ln(Perror)  ns                       | 10.8 meV  |  |  |  |
| 3-input AND  | 15 elements  | 0.104 ln(P <sub>error</sub> )   ns         | 11.58 meV |  |  |  |
| 3-input NAND | 15 elements  | 0.072 ln(P <sub>error</sub> )   ns         | 11.58 meV |  |  |  |
| 2-input XOR  | 29 elements  | 0.102 ln(Perror)  ns                       | 21.2 meV  |  |  |  |
| 3-input OR   | 15 elements  | 0.104 ln(P <sub>error</sub> )   ns         | 11.58 meV |  |  |  |
| 3-input NOR  | 15 elements  | 0.104 ln(P <sub>error</sub> )   ns         | 11.55 meV |  |  |  |
| а            | 44 elements  | <b>0.206</b>  ln(P <sub>error</sub> )   ns | 21.1 meV  |  |  |  |
| b            | 43 elements  | 0.164 ln(P <sub>error</sub> )   ns         | 21.2 meV  |  |  |  |
| c            | 15 elements  | 0.104 ln(Perror)  ns                       | 10.8 meV  |  |  |  |
| d            | 45 elements  | 0.208 ln(Perror)  ns                       | 32.2 meV  |  |  |  |
| e            | 15 elements  | 0.104 ln( Perror)  ns                      | 10.7 meV  |  |  |  |
| f            | 29 elements  | 0.164 ln(Perror)  ns                       | 21.2 meV  |  |  |  |
| g            | 58 elements  | 0.166 ln(Perror)  ns                       | 43.2 meV  |  |  |  |
| BCD to 7-    | 249 elements | 0.208 ln(Perror)  ns                       | 160.4 meV |  |  |  |
| segment      |              |                                            |           |  |  |  |

The element numbers and how much energy, consumed by them, are shown by vertical bars w.r.t. individual gates in Fig. 30(c).Next, we

have provided the data collected from this work regarding element numbers, delays, and switching energy in Table-21.





Fig. 30(c) comparison of Elements and switchingenergy of different gates

The processing delays for different threshold logic gates and circuits are different. For 2-input OR gates, the switching delay is 0.062|ln( $P_{error}$ )| ns, for 3-input AND gate it becomes 0.104|ln( $P_{error}$ ) | ns, and for BCD-to-7-segment circuit it is 0.208|ln( $P_{error}$ )| ns.

Given that the value of  $P_{error}$  equals to  $10^{-12}$ , so the time after which the 1<sup>st</sup> output of the bit BCD-to-7-segment circuit will fan out is 0.206|ln( $P_{error}$ )| ns=5.74ns. i.e., after every 5.74 ns, the next output bit will be taken from the 7-segment circuit. Therefore clock time/duration of the clock signal should be greater than or equal to 5.74 ns. In this situation, the speed of the BCD-to-7-segment circuit will be 1/5.74ns = 1.74GHz.

We are interested in finding out the circuit delays as to CMOS, SET-based and LTG-based. The

processing delay or switching delay for a CMOS logic gate like AND, NAND, NOR, XOR is 12ns [15, 16], on the other hand the time required for tunneling through a single electron transistor (SET) [9, 10] is approximately 4ns [4, 5, 6, 7, 12, 13].

#### Switching delays of SET and LTG

It is considered that that the error probability is  $10^{-12}$  then the delay for the 3-input OR gate will be 2.87ns and similarly the delays for the other gates can be calculated and are all shown in Table-21. It is clear to us that the LTG based circuit is faster than the SET based circuit when  $P_{error} = 10^{-12}$ . The comparison of delays for SET and LTG gate based circuits is represented by a bar diagram depicted in Fig.31.





# XIII. CONCLUSION

In this work, we have discussed the characteristic of a tunnel junction curve representing a sudden change w.r.t. input voltage i.e., tunneling event happens. Next, how and when to tunnel through for an electron is discussed. On the basis of this concept an inverter or buffer circuit is depicted and its simulation result is given. A generic Linear Threshold logic gate implementation has been discussed from which a family of logic gates is implemented. Regarding 2-inpt AND/NAND, OR/NOR, XOR, 3-input AND / NAND, OR/NOR have been enlightened with their input-output simulated results. All the threshold logic gate circuits for BCD-to-7 segment are drawn with the help of their threshold logic equations. Last, a threshold logic gate circuit for BCD-to-7 segment is depicted citing the parameters required for implementing it in tabular form and the simulated waveforms for all sections a, b, c, d, e, f and g with all possible input combinations are provided as well.All the gates or circuits requiredhave been implemented and are verified by means of simulation using SIMON. The number of elements needed for logic gates, and other circuits, their processing delays, power consumption by them are provided. It is observed that the threshold logic gates discussed are at least 2-times faster than SET based logic gates. The temperature of the operation should be kept at 0K in real situation.

#### REFERENCES

- [1] Anup Kumar Biswas, "Application of single electron threshold logic gates and memory elements to an up-down Counter" International Journal of Creative Research Thoughts (IJCRT) | Volume 9, Issue 6 June 2021 | ISSN: 2320-2882
- [2] Anup Kumar Biswas, -"Implementation of A 4n-Bit Comparator based on IC Type 74L85 using Linear Threshold Gate Tunneling Technology" International Journal of Engineering Research & Technology ISSN: 2278-0181, Vol. 10 Issue 05, May-2021 pp.299-310,
- [3] Anup Kumar Biswas, "State Transition Diagram for A Pipeline Unit based on Single Electron Tunneling" International Journal of Engineering Research & Technology (IJERT) Vol. 10 Issue 04, April-2021pp.325-336, ISSN: 2278-0181
- [4] Anup Kumar Biswas, "Design of A Pipeline for A Fixed-Point Multiplication using Single Electron Tunneling Technology", International Journal of Engineering Research & Technology ISSN: 2278-0181, Vol. 10 Issue 04, April-2021 pp. 86-98,

- [5] A. K. Biswas and S. K. Sarkar: "An arithmetic logic unit of a computer based on single electron transport system"(SPQEO)Semiconductor Physics, Quantum Electronics & Opt-Electronics. 2003. Vol 6. pp 91-96 No.1,
- [6] A.K. Biswas and S. K. Sarkar: -"Error Detection and Debugging on Information in Communication System Using Single Electron Circuit Based Binary Decision Diagram."(SPQEO) Semiconductor Physics Quantum electronics and opt electronics, Vol. 6, pp.1-8, 2003
- [7] Alexander N. Korotkov, "Single-electron logic and memory devices" INT. ELECTRONICS, 1999, Vol. 86, No. 5, 511-547
- [8] Casper Lageweg, Student Member, IEEE, Sorin Cot,ofan a, Senior Member, IEEE, and Stamatis Vassiliadis, Fellow, IEEE "Single Electron Encoded Latches and Flip-Flops" IEEE TRANS. ON NANOTECHNOLOGY, VOL. 3, NO. 2, JUNE 2004
- [9] C. Lageweg, S. Cot, fan a, and S. Vassiliadis, "A linear threshold gate implementation in single electron technology," IEEE Computer Society VLSI Workshop, Apr. 2001, pp. 93
- [10] K. Likharev, "Single-electron devices and their applications," Proc. IEEE, vol. 87, pp. 606–632, Apr. 1999.
- [11] J. R. Tucker,- "Complementary digital logic based on the Coulomb-blockade", Journal of Applied Physics., vol. 72, no. 9, pp. 4399– 4413, November 1992.
- [12] Jacob. Millman and C. C. Halkias; "Integrated Electronics- Analog and Digital Circuits and Systems -second edition" McGraw Hill Education;
- [13] Millman's Electronic Devices & Circuits 4th Edition (English, Paperback, Jacob Millman)

# BIOGRAPHY

ANUP KUMAR BISWAS, born in 1971. He defended his Ph.D.[Engg.] thesis in 2005 in the stream of Electronics and Telecommunication Endineering at Jadavpur University. He was a Senior Research Fellow(SRF) in Faculty of Engineering and Technology (FET) from 2002 to 2005 at the Department of Electronics &TC. Dr. Biswas has published 27 papers in national, international journals and conferences. The area of his scientific parallel interests are computer arithmetic, architectures, nanotechnology, and computer-aided design. He is engaged in research activities and teaching last 18 years.